

# LOW SKEW, 1-TO-5, Differential-TO-3.3V LVPECL FANOUT BUFFER

ICS85304-01

# **General Description**



The ICS85304-01 is a low skew, high performance 1-to-5 Differential-to-3.3V LVPECL fanout buffer and a member of the HiPerClockS™ family of High Performance Clock Solutions from IDT. The ICS85304-01 has two selectable clock inputs. The

CLKx, nCLKx pairs can accept most standard differential input levels. The clock enable is internally synchronized to eliminate runt clock pulses on the outputs during asynchronous assertion/ deassertion of the clock enable pin.

Guaranteed output and part-to-part skew characteristics make the ICS85304-01 ideal for those applications demanding well defined performance and repeatability.

#### **Features**

- Five 3.3V differential LVPECL output pairs
- Selectable differential CLKx/nCLKx input pairs
- CLKx/nCLKx input pairs can accept the following differential levels: LVDS, LVPECL, LVHSTL, SSTL and HCSL levels
- Maximum output frequency: 650MHz
- Translates any single-ended input signal to 3.3V LVPECL levels with resistor bias on nCLKx inputs
- Output skew: 35ps (maximum)
- Part-to-part skew: 150ps (maximum)
- Propagation delay: 2.1ns (maximum)
- Full 3.3V supply mode

1

- 0°C to 70°C ambient operating temperature
- Available in both standard (RoHS 5) and lead-free (RoHS 6) packages

# **Block Diagram**



# Pin Assignment

| Q0 🗆  | 1  | 20 | □Vcc          |
|-------|----|----|---------------|
| nQ0□  | 2  | 19 | ☐ CLK_EN      |
| Q1 🗌  | 3  | 18 | □Vcc          |
| nQ1 □ | 4  | 17 | □nCLK1        |
| Q2 🗌  | 5  | 16 | □CLK1         |
| nQ2□  | 6  | 15 | ☐ VEE         |
| Q3    | 7  | 14 | □nCLK0        |
| nQ3□  | 8  | 13 | □CLK0         |
| Q4 🗌  | 9  | 12 | □CLK_SEL      |
| nQ4□  | 10 | 11 | □ <b>V</b> cc |
|       |    |    |               |

ICS85304-01

20-Lead TSSOP 6.5mm x 4.4mm x 0.925mm package body G Package Top View

**Table 1. Pin Descriptions** 

| Number     | Name            | Т      | уре      | Description                                                                                                                                                               |
|------------|-----------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2       | Q0, nQ0         | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                        |
| 3, 4       | Q1, nQ1         | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                        |
| 5, 6       | Q2, nQ2         | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                        |
| 7, 8       | Q3, nQ3         | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                        |
| 9, 10      | Q4, nQ4         | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                        |
| 11, 18, 20 | V <sub>CC</sub> | Power  |          | Positive supply pins.                                                                                                                                                     |
| 12         | CLK_SEL         | Input  | Pulldown | Clock select input. When HIGH, selects CLK1, nCLK1 inputs. When LOW, selects CLK0, nCLK0 inputs. LVTTL/LVCMOS interface levels.                                           |
| 13         | CLK0            | Input  | Pulldown | Non-inverting differential clock input.                                                                                                                                   |
| 14         | nCLK0           | Input  | Pullup   | Inverting differential clock input.                                                                                                                                       |
| 15         | V <sub>EE</sub> | Power  |          | Negative supply pin.                                                                                                                                                      |
| 16         | CLK1            | Input  | Pulldown | Non-inverting differential clock input.                                                                                                                                   |
| 17         | nCLK1           | Input  | Pullup   | Inverting differential clock input.                                                                                                                                       |
| 19         | CLK_EN          | Input  | Pullup   | Synchronizing clock enable. When HIGH, clock outputs follow clock input. When LOW, Qx outputs are forced LOW, nQx outputs are forced HIGH. LVTTL/LVCMOS interface levels. |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

# **Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |

### **Function Tables**

**Table 3A. Control Input Function Table** 

|        | Inputs  | Outputs         |               |                |
|--------|---------|-----------------|---------------|----------------|
| CLK_EN | CLK_SEL | Selected Source | Q0:Q4         | nQ0:nQ4        |
| 0      | 0       | CLK0, nCLK0     | Disabled; LOW | Disabled; HIGH |
| 0      | 1       | CLK1, nCLK1     | Disabled; LOW | Disabled; HIGH |
| 1      | 0       | CLK0, nCLK0     | Enabled       | Enabled        |
| 1      | 1       | CLK1, nCLK1     | Enabled       | Enabled        |

After CLK\_EN switches, the clock outputs are disabled or enabled following a rising and falling input clock edge as shown in Figure 1. In the active mode, the state of the outputs are a function of the CLKx/nCLKx inputs as described in Table 3B.



Figure 1. CLK\_EN Timing Diagram

**Table 3B. Clock Input Function Table** 

| Inp            | outs           | Outputs |         |                              |               |
|----------------|----------------|---------|---------|------------------------------|---------------|
| CLK0 or CLK1   | nCLK0 or nCLK1 | Q[0:4]  | nQ[0:4] | Input to Output Mode         | Polarity      |
| 0              | 1              | LOW     | HIGH    | Differential to Differential | Non-Inverting |
| 1              | 0              | HIGH    | LOW     | Differential to Differential | Non-Inverting |
| 0              | Biased; NOTE 1 | LOW     | HIGH    | Single-Ended to Differential | Non-Inverting |
| 1              | Biased; NOTE 1 | HIGH    | LOW     | Single-Ended to Differential | Non-Inverting |
| Biased; NOTE 1 | 0              | HIGH    | LOW     | Single-Ended to Differential | Inverting     |
| Biased; NOTE 1 | 1              | LOW     | HIGH    | Single-Ended to Differential | Inverting     |

NOTE 1: Please refer to the Application Information section, Wiring the Differential Input to Accept Single-Ended Levels.

# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                     | Rating                          |
|----------------------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>CC</sub>                          | 4.6V                            |
| Inputs, V <sub>I</sub>                                   | -0.5V to V <sub>CC</sub> + 0.5V |
| Outputs, I <sub>O</sub> Continuous Current Surge Current | 50mA<br>100mA                   |
| Package Thermal Impedance, $\theta_{JA}$                 | 73.2°C/W (0 lfpm)               |
| Storage Temperature, T <sub>STG</sub>                    | -65°C to 150°C                  |

### **DC Electrical Characteristics**

Table 4A. Power Supply DC Characteristics,  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40$ °C to 85°C

| Symbol          | Parameter            | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------|-----------------|---------|---------|---------|-------|
| V <sub>CC</sub> | Core Supply Voltage  |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>EE</sub> | Power Supply Current |                 |         |         | 55      | mA    |

Table 4B. LVCMOS/LVTTL DC Characteristics,  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40$ °C to 85°C

| Symbol          | Parameter          |         | Test Conditions                                | Minimum | Typical | Maximum | Units |
|-----------------|--------------------|---------|------------------------------------------------|---------|---------|---------|-------|
| V <sub>IH</sub> | Input High Voltage |         |                                                | 2       |         | 3.765   | V     |
| V <sub>IL</sub> | Input Low Voltage  |         |                                                | -0.3    |         | 0.8     | V     |
|                 | Input High Current | CLK_EN  | $V_{CC} = V_{IN} = 3.465V$                     |         |         | 5       | μΑ    |
| Iн              | Input High Current | CLK_SEL | $V_{CC} = V_{IN} = 3.465V$                     |         |         | 150     | μΑ    |
| ı               | Input Low Current  | CLK_EN  | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -150    |         |         | μΑ    |
| 'IL             | Input Low Current  | CLK_SEL | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -5      |         |         | μΑ    |

Table 4C. Differential DC Characteristics,  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40$ °C to 85°C

| Symbol                                | Parameter                         |                       | Test Conditions                                | Minimum               | Typical | Maximum                | Units |
|---------------------------------------|-----------------------------------|-----------------------|------------------------------------------------|-----------------------|---------|------------------------|-------|
| I I I I I I I I I I I I I I I I I I I |                                   | nCLK0, nCLK1          | $V_{CC} = V_{IN} = 3.465V$                     |                       |         | 5                      | μA    |
| і ін                                  | Input High Current                | CLK0, CLK1            | $V_{CC} = V_{IN} = 3.465V$                     |                       |         | 150                    | μΑ    |
|                                       | I <sub>IL</sub> Input Low Current | nCLK0, nCLK1          | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -150                  |         |                        | μΑ    |
| 'IL                                   |                                   | CLK0, CLK1            | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -5                    |         |                        | μΑ    |
| V <sub>PP</sub>                       | Peak-to-Peak Volta                | ge; NOTE 1            |                                                | 0.15                  |         | 1.3                    | ٧     |
| V <sub>CMR</sub>                      | Common Mode Inpo                  | ut Voltage; NOTE 1, 2 |                                                | V <sub>EE</sub> + 0.5 |         | V <sub>CC</sub> - 0.85 | V     |

NOTE 1:  $V_{IL}$  should not be less than -0.3V

NOTE 2: Common mode input voltage is defined as VIH.

Table 4D. LVPECL DC Characteristics,  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol             | Parameter                         | Test Conditions | Minimum               | Typical | Maximum               | Units |
|--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------|
| V <sub>OH</sub>    | Output High Current; NOTE 1       |                 | V <sub>CC</sub> – 1.4 |         | V <sub>CC</sub> – 1.0 | μΑ    |
| V <sub>OL</sub>    | Output Low Current; NOTE 1        |                 | V <sub>CC</sub> - 2.0 |         | V <sub>CC</sub> – 1.7 | μΑ    |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                   |         | 0.85                  | V     |

NOTE 1: Outputs terminated with 50  $\!\Omega$  to V  $_{CC}$  – 2V.

### **AC Electrical Characteristics**

Table 5. AC Characteristics,  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40$ °C to 85°C

| Parameter                       | Symbol                       | Test Conditions    | Minimum | Typical | Maximum | Units |
|---------------------------------|------------------------------|--------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Maximum Output Frequency     |                    |         |         | 650     | MHz   |
| t <sub>PD</sub>                 | Propagation Delay; NOTE 1    | <i>f</i> ≤ 650MHz  | 1.0     |         | 2.1     | ns    |
| tsk(o)                          | Output Skew; NOTE 2, 3       |                    |         |         | 35      | ps    |
| tsk(pp)                         | Part-to-Part Skew; NOTE 3, 4 |                    |         |         | 150     | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time        | 20% to 80% @ 50MHz | 300     |         | 700     | ps    |
| odc                             | Output Duty Cycle            |                    | 48      | 50      | 52      | %     |

All parameters measured at 500MHz unless noted otherwise

The cycle-to-cycle jitter on the input will equal the jitter on the output. The part does not add jitter.

NOTE 1: Measured from the differential input crossing point to the differential output crossing point.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points.

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

### **Parameter Measurement Information**



3.3V Output Load AC Test Circuit



**Output Skew** 



**Output Duty Cycle/Pulse Width/Period** 



**Differential Input Level** 



**Part-to-Part Skew** 



**Output Duty Cycle/Pulse Width/Period** 

# **Parameter Measurement Information, continued**



**Output Rise/Fall Time** 

# **Application Information**

### Wiring the Differential Input to Accept Single-Ended Levels

Figure 1 shows how the differential input can be wired to accept single-ended levels. The reference voltage V\_REF =  $V_{CC}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{CC}$  = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609.



Figure 1. Single-Ended Signal Driving Differential Input

#### **Differential Clock Input Interface**

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both  $V_{SWING}$  and  $V_{OH}$  must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. Figures 2A to 2F show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver

component to confirm the driver termination requirements. For example, in Figure 2A, the input termination applies for IDT HiPerClockS open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



Figure 2A. HiPerClockS CLK/nCLK Input
Driven by an IDT Open Emitter
HiPerClockS LVHSTL Driver



Figure 2B. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVPECL Driver



Figure 2C. HiPerClockS CLK/nCLK Input
Driven by a 3.3V LVPECL Driver



Figure 2D. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVDS Driver



Figure 2E. HiPerClockS CLK/nCLK Input Driven by a 3.3V HCSL Driver



Figure 2F. HiPerClockS CLK/nCLK Input Driven by a 2.5V SSTL Driver

#### **Recommendations for Unused Input and Output Pins**

### Inputs:

#### **LVCMOS Control Pins**

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### **CLK/nCLK Inputs**

For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a  $1 k\Omega$  resistor can be tied from CLK to ground.

### **Outputs:**

#### **LVPECL Outputs**

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

### **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 3A and 3B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



Figure 3A. 3.3V LVPECL Output Termination



Figure 3B. 3.3V LVPECL Output Termination

#### **Power Considerations**

This section provides information on power dissipation and junction temperature for the ICS85304-01. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS85304-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC\_MAX</sub> \* I<sub>EE\_MAX</sub> = 3.465V \* 55mA = 190.57mW
- Power (outputs)<sub>MAX</sub> = 30.2mW/Loaded Output pair
   If all outputs are loaded, the total power is 5 \* 30.2mW = 151mW

Total Power\_MAX (3.465V, with all outputs switching) = 190.57mW + 151mW = 341.57mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 73.2°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $70^{\circ}\text{C} + 0.342\text{W} * 73.2^{\circ}\text{C/W} = 95^{\circ}\text{C}$ . This is well below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (single layer or multi-layer).

Table 6. Thermal Resistance  $\theta_{JA}$  for 20 Lead TSSOP, Forced Convection

| $\theta_{JA}$ by Velocity                       |                             |                            |          |  |  |  |
|-------------------------------------------------|-----------------------------|----------------------------|----------|--|--|--|
| Linear Feet per Minute                          | 0                           | 200                        | 500      |  |  |  |
| Single-Layer PCB, JEDEC Standard Test Boards    | 114.5°C/W                   | 98.0°C/W                   | 88.0°C/W |  |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards     | 73.2°C/W                    | 66.6°C/W                   | 63.5°C/W |  |  |  |
| NOTE: Most modern PCB designs use multi-layered | boards. The data in the sec | ond row pertains to most d | esigns.  |  |  |  |

#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in Figure 4.



Figure 4. LVPECL Driver Circuit and Termination

To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{CC} - 2V$ .

- For logic high,  $V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} 1.0V$   $(V_{CC\_MAX} V_{OH\_MAX}) = 1.0V$
- For logic low, V<sub>OUT</sub> = V<sub>OL\_MAX</sub> = V<sub>CC\_MAX</sub> 1.7V
   (V<sub>CC\_MAX</sub> V<sub>OL\_MAX</sub>) = 1.7V

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

$$Pd\_H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_L] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_L] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 1.0V)/50\Omega] * 1.0V = 20mW$$

$$Pd_{L} = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **30.2mW** 

# **Reliability Information**

Table 7.  $\theta_{\text{JA}}$  vs. Air Flow Table for a 20 Lead TSSOP

| $\theta_{JA}$ by Velocity                                                                                    |           |          |          |  |  |  |
|--------------------------------------------------------------------------------------------------------------|-----------|----------|----------|--|--|--|
| Linear Feet per Minute                                                                                       | 0         | 200      | 500      |  |  |  |
| Single-Layer PCB, JEDEC Standard Test Boards                                                                 | 114.5°C/W | 98.0°C/W | 88.0°C/W |  |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards                                                                  | 73.2°C/W  | 66.6°C/W | 63.5°C/W |  |  |  |
| NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. |           |          |          |  |  |  |

#### **Transistor Count**

The transistor count for ICS85304-01 is: 489

# **Package Outline and Package Dimensions**

Package Outline - G Suffix for 20 Lead TSSOP



**Table 8. Package Dimensions** 

| All Dimensions in Millimeters |                 |      |  |  |
|-------------------------------|-----------------|------|--|--|
| Symbol                        | Minimum Maximun |      |  |  |
| N                             | 20              |      |  |  |
| Α                             |                 | 1.20 |  |  |
| <b>A</b> 1                    | 0.05            | 0.15 |  |  |
| A2                            | 0.80            | 1.05 |  |  |
| b                             | 0.19            | 0.30 |  |  |
| С                             | 0.09            | 0.20 |  |  |
| D                             | 6.40            | 6.60 |  |  |
| E                             | 6.40 Basic      |      |  |  |
| E1                            | 4.30            | 4.50 |  |  |
| е                             | 0.65 Basic      |      |  |  |
| L                             | 0.45            | 0.75 |  |  |
| α                             | 0°              | 8°   |  |  |
| aaa                           |                 | 0.10 |  |  |

Reference Document: JEDEC Publication 95, MO-153

# **Ordering Information**

#### **Table 9. Ordering Information**

| Part/Order Number | Marking      | Package                   | Shipping Packaging | Temperature |
|-------------------|--------------|---------------------------|--------------------|-------------|
| 85304AG-01        | ICS85304AG01 | 20 Lead TSSOP             | Tube               | 0°C to 70°C |
| 85304AG-01T       | ICS85304AG01 | 20 Lead TSSOP             | 2500 Tape & Reel   | 0°C to 70°C |
| 85304AG-01LF      | ICS85304A01L | "Lead-Free" 20 Lead TSSOP | Tube               | 0°C to 70°C |
| 85304AG-01LFT     | ICS85304A01L | "Lead-Free" 20 Lead TSSOP | 2500 Tape & Reel   | 0°C to 70°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications, such as those requiring extended temperature range, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

# **Revision History Sheet**

| Rev | Table            | Page                             | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Date     |
|-----|------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| А   | T4B<br>T4D<br>T5 | 4<br>5<br>5                      | $V_{CMR}$ values changed from 1.5V min. to 0.5V min.; $V_{DD}$ max. to $V_{CC}$ - 0.85V max. $V_{OH}$ values changed from 1.9μA min. to $V_{CC}$ - 1.4μA min.; 2.3μA max. to $V_{CC}$ - 1.0μA. $V_{OL}$ values changed from 1.2μA min. to $V_{CC}$ - 2.0μA; 1.6μA max. to $V_{CC}$ - 1.7μA max. Replaced tp <sub>LH</sub> and tp <sub>HL</sub> with tp <sub>D</sub> at the same values. Replaced tp <sub>W</sub> and values of t <sub>CYCLE</sub> /2 - 40 min., t <sub>CYCLE</sub> /2 typ., t <sub>CYCLE</sub> /2 + 40 max. with odc at values of 48% min., 50% typ., 52% max. |          |
| В   | T4D<br>T5        | 5                                | LVPECL DC Characteristics Table - added $I_{IH}$ , $I_{IL}$ , $V_{PP}$ , and $V_{CMR}$ rows. AC Characteristics Table - $t_R$ and $t_F$ values changed from 275ps min to 300ps min; 650ps max. to 700ps max.                                                                                                                                                                                                                                                                                                                                                                   |          |
| С   | T4D              | 5                                | Differential DC Characteristics Table - $V_{CMR}$ values changed from $V_{CC}$ - 0.85V max. to $V_{CC}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |
| С   |                  | 3                                | Revised Figure 1, CLK_EN Timing Diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 10/17/01 |
| С   |                  | 3                                | Revised Figure 1, CLK_EN Timing Diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 11/2/01  |
| С   | ТЗВ              | 3                                | Revised Inputs heading from CLK or CLK, nPCLK or nPCLK to CLK or PCLK, nCLK or nPCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 12/28/01 |
| С   |                  | 8                                | Added Termination for LVEPCL Output section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 5/30/02  |
| С   |                  | 6<br>7                           | 3.3V Output Load Test Circuit Diagram - corrected $V_{EE}$ = -1.3V $\pm$ 0.135V to $V_{EE}$ = -1.3V $\pm$ 0.165V. Updated Output Rise/Fall Time Diagram.                                                                                                                                                                                                                                                                                                                                                                                                                       | 8/26/02  |
| D   | T2<br>T9         | 1<br>2<br>4<br>6<br>8<br>9<br>14 | Added Lead-Free bullet in Features section. Pin Characteristics table - changed C <sub>IN</sub> 4pF max. to 4pF typical. Absolute Maximum Ratings, updated Outputs rating. Updated Parameter Measurement Information. Added Differential Clock Input Interface section. Added LVPECL Clock Input Interface section. Ordering Information table - added Lead Free part number.                                                                                                                                                                                                  | 6/17/04  |
| E   | Т9               | 8<br>9<br>10<br>13               | Per Document Errata, NEN-08-03, corrected name of PCLK/nPCLK to CLK1/nCLK1 and changed CLK/nCLK to CLK0/nCLK0 throughout the datasheet.  Updated Differential Clock Input Interface section.  Deleted LVPECL Clock Input Interface section.  Added Recommendations for Unused Input and Output Pins section.  Power Considerations - corrected Junction Temperature calculations.  Ordering Information Table - corrected marking.  Updated format throughout the datasheet.                                                                                                   | 6/20/08  |
| Е   |                  | 3                                | Corrected Figure 1, CLK_EN Timing Diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 7/8/08   |

### **Contact Information:**

www.IDT.com

#### Sales

800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT

### **Technical Support**

netcom@idt.com +480-763-2056

#### **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800-345-7015 (inside USA) +408-284-8200 (outside USA)

